# Flexible and low-cost FPGA-based MCA for development of handheld measurement devices

Cao Van Hiep<sup>a,\*</sup>, Dinh Tien Hung<sup>a</sup>, Nguyen Thi Thoa<sup>a</sup>, Nguyen Khanh Hung<sup>a</sup>, Pham Dinh Khang<sup>b</sup>, Nguyen Xuan Hai<sup>c</sup>, Nguyen Ngoc Anh<sup>c</sup>, Tien-Anh Nguyen<sup>d</sup>

<sup>a</sup>Military Institute of Chemical and Environmental Engineering (MICEE), Hanoi 100000, Vietnam <sup>b</sup>Hanoi University of Science and Technology, Hanoi 100000, Vietnam <sup>c</sup>Dalat Nuclear Research Institute, Dalat 670000, Vietnam

<sup>d</sup>Department of Physics, Le Quy Don Technical University, Hanoi 11917, Vietnam

## Abstract

This paper presents a full procedure for developing a flexible and low-cost fieldprogrammable gate array (FPGA)-based multichannel analyzer (MCA). Digital signal processing (DSP) algorithms, including a digital Sallen-Key filter, energy reconstruction (trapezoidal) filter, baseline restorer, timing trigger, and pulse pile-up rejector, are implemented on FPGA. Without using an analogue signal conditioning circuit, this digital MCA is coupled directly to the detector preamplifier, leading to a simple, compact, and cost-effective hardware design. All filter parameters have been optimized via simulation in MATLAB/Simulink with digitized pulse data from a high-speed analog-to-digital converter (ADC). A temperature stabilization algorithm has also been integrated in to the FPGA as a digital gain compensation module. Custom software for acquisition and analysis with a user-friendly graphical interface is used to control this MCA. This prototype system is highly promising for the development of handheld radiation measurement devices in terms of performance, cost, and size.

*Keywords:* Digital signal processing (DSP), field-programmable gate arrays (FPGAs), multi-channel analyzer, filter, algorithm.

Preprint submitted to Journal of  $IAT_EX$  Templates

<sup>\*</sup>Corresponding author

Email address: caovanhiep123@gmail.com (Cao Van Hiep)

### 1. Introduction

Traditional analogue spectroscopy systems consist of a charge-sensitive preamplifier (CSP), pulse shaping amplifier, analog-to-digital converter (ADC), <sup>5</sup> and multichannel analyzer. However, analogue electronic components are susceptible to noise, consume a lot of power, and provide a limited filtering. Analogue filters typically apply a combination of differentiations and integrations of the voltage signal to transform it into a Gaussian-like shape, and several filters is previously impossible to implement on the traditional analogue pulse processing system. High-performance intergrated circuits (ICs), such as fieldprogrammable gate arrays (FPGAs) and flash ADCs, have overcome these limitations. In addition, digital multichannel analyzers (DMCAs) combining FP-GAs and high-speed ADCs have been developed [1, 2, 3, 4, 5, 6]. Due to their

- advantages, including compactness, low cost, low noise, thermal stabilization, <sup>15</sup> and low power consumption, these systems are commonly used in nuclear instruments. The incredible performances of these systems are achieved via their recursive mathematical algorithms in addition to their signal processing hardware systems. For instance, a compact and low-cost DMCA with a multi-
- input channel was introduced in [3]. However, this DMCA is based on a large
  ARM/FPGA development board and featuring peripheral elements that are not necessary for nuclear signal processing, making it impossible to use on a small handheld device. In addition, the LabVIEW platform was used to build the acquisition and analysis software in this system and some of the others was also built as a Visual Instrument [1, 2, 3]. This platform can capture, and validate
- signals, take measurements, and visualize data with less effort than traditional programming environments; however, creating a modern customized user interface can be challenging in LabVIEW. The authors of [5] investigated adaptive digital pulse shaping in a reconfigurable FPGA using the LabVIEW FPGA Module. According to experimental testing, higher throughput can be achieved

- <sup>30</sup> while maintaining the energy resolution observed utilizing longer shaping time. A National Instrument 5761 14 bit, 250 MS/s adaptor was used for digitizing the exponential decay pulses in the above-mentioned system. This module was designed to work in conjunction with the NI FlexRIO<sup>™</sup> FPGA module[7], resulting in a high performance but costly measurement system. Furthermore,
- <sup>35</sup> none of the DMCAs that have been developed connect to, and process data from a temperature sensor [1, 2, 3, 4, 5, 6]. The ambient temperature value is a critical parameter in environmental monitoring and stabilizing the measured gamma spectra, especially in a system using scintillation detectors. Low-cost, multi-channel analyzer systems for  $\gamma$ -ray spectroscopy featuring PC sound cards
- <sup>40</sup> were introduced by authors of [8, 9]. Signal conditioning unit were used in these systems, which included CR-RC<sup>n</sup> shaping circuits, as well as various pole-zero cancellation and base line restorer options. The authors of [10] recently proposed a zero-cost DMCA system based on digital signal processing (DSP) technology, in which digitized data is processed on a personal computer using recursive algo-
- <sup>45</sup> rithms. This system also used a PC sound card for data acquisition. However, the low sampling rates of the built-in ADCs in PC sound cards (48-192 kHz) limit the use of the last three systems in nuclear physics laboratory teaching applications. Currently, several DMCAs are available as commercial systems [11, 12], but they are expensive and inflexible, as the users cannot reconfigure
- <sup>50</sup> the FPGAs. In contrast to these commercial systems, an FPGA-based MCA for spectroscopy has many advantages. The most valuable feature of such a system is its flexibility, i.e., it can be adjusted for different applications by via modification of the FPGA's programming.

This paper presents a flexible and low-cost FPGA-based MCA for environ-<sup>55</sup> mental measurement application featuring a stand-alone board. A custom-made printed circuit board (PCB) was designed to reduce the size of the board, remove unnecessary peripherals, and optimize power consumption. In addition, acquisition and analysis software was developed to control this DMCA and provide a real-time option for spectrum analysis. Our prototype DMCA was tested with <sup>60</sup> a 3"×3" NaI(Tl) scintillation detector with different radiation sources. The results were then compared to spectra measured with a commercial DMCA. Furthermore, an advanced algorithm for temperature stabilization was successfully implemented in the FPGA, allowing the DMCA to minimize the effect of temperature variation on the measured gamma spectra in real-time. The pro-

totype system is highly promising for the development of handheld radiation measurement devices in terms of performance, cost, and size.

# 2. Material and methods

# FPGA-based MCA Image: Specific scalar <

### 2.1. Hardware description

Figure 1: Block diagram of the prototype DMCA

- Fig.1 illustrates the block diagram of the developed DMCA. The system
  <sup>70</sup> was developed using an FPGA (model MAX10 10M50SAE144I7G, Intel Corp., USA[13]) and a high-speed 14-bit ADC (model AD9254, Analog Devices, USA[14]) with a sampling rate of up to 150 MSPS (mega samples per second). The utilized FPGA has 50,000 logic elements, an industrial operating temperature range (-40°C to 100°C) and can reduce its power usage 95% in sleep mode. Featuring
- <sup>75</sup> a high-speed sampling rate and flexible analogue voltage input range, combined with power and cost savings over previously available ADCs, the AD9254 is suitable for communications, medical ultrasound, and spectrometer application, particularly when considering its power and cost savings over previous available ADCs. A 265MB SDRAM (model AS4C16M16SA, Alliance Memory,
- <sup>80</sup> Inc., USA [15]) is utilized to store measured spectra. Communications between

the DMCA and computer are carried out via an IC with a USB controller (model FT2232HL, FTDI Chip, USA[16]). The FT2232HL is a dual high-speed USB to multi-purpose UART/FIFO IC with a data transfer rate of up to 480 Mbits/second. The block diagram of the DMCA is shown in Fig.1. The 100

- <sup>85</sup> MHz clock rate synchronizes both the FPGA and the flash ADC. The entire system is powered by a 5.0 VDC power supply and the overall power consumption is around 1.5W. To minimize the electrical noise, PCB size, and power consumption, no analogue signal conditioning circuit is used suggested system design.
- <sup>90</sup> The characteristic of the proposed DMCA and recent studies are summarized in Table 1.

Table 1 demonstrates that the proposed design of the DMCA covers advanced features in comparison with recent studies including high-speed ADC, high data communication speed, compact, and low-cost.

# 95 2.2. Digital signal processing

The output signal from the pre-amplifier is directly digitized by the flash ADC. Then the output code of ADC is captured and synchronized to the FPGA by the data clock output (DCO) signal. The AD9254 provides a DCO signal intended to capture the data in an external register. The digitized signal is passed through the Sallen-Key (S/K) digital filter to remove high-frequency components [17]. The recursive model of the digital S/K filter is described in (1) below:

$$y_n = \frac{\left(k.\left(3-a\right)+2.k^2\right).y_{n-1}-k^2.y_{n-2}+a.x_n}{1+k.\left(3-a\right)+k^2} \tag{1}$$

where  $k = \tau/\Delta t$ , with  $\tau$  representing the time constant of the S/K filter, and  $\Delta t$  indicating ADC sampling interval, and *a* represents the gain coefficient.

The digital S/K filter was simulated in MATLAB/Simulink to find the optimal cut-off value in the frequency domain. The actual input signal from the preamplifier and corresponding output signal at different values of a and k are shown in Fig.2.

|                      | This work  | DMCA in              | DMCA in      | DMCA in              | DMCA in              | DMCA in      | DMCA in      |
|----------------------|------------|----------------------|--------------|----------------------|----------------------|--------------|--------------|
|                      |            | [1]                  | [2]          | [3]                  | [4]                  | [2]          | [9]          |
| FPGA chip            | Intel      | Xilinx Spar-         | STM32F407    | $\mathrm{Zynq}-7000$ | Xilinx Spar-         | Kintex-7     | Intel Cy-    |
|                      | MAX10      | $\tan 2$             |              |                      | $\tan 3$             |              | clone III    |
| ADC chip             | AD9254     | Not specific         | ADS807       | AD7476               | AD6645               | NI 5761      | AD9265       |
| ADC resolu-          | 14-bit     | 12-bit               | 12-bit       | 12-bit               | 14-bit               | 14-bit       | 16-bit       |
| tion                 |            |                      |              |                      |                      |              |              |
| ADC sam-             | 100 MSPS   | 40  MSPS             | 42 MSPS      | 1 MSPS               | 62.5 MSPS            | 250 MSPS     | 100 MSPS     |
| pling rate           |            |                      |              |                      |                      |              |              |
| $\operatorname{RAM}$ | 256 MB     | Build-in             | Not specific | Build-in             | Build-in             | 2 GB         | Not specific |
|                      | SDRAM      | $\operatorname{RAM}$ |              | $\operatorname{RAM}$ | $\operatorname{RAM}$ | DRAM         |              |
| Data com-            | High-speed | Serial RS-           | High-speed   | High-speed           | Serial RS-           | Not specific | High-speed   |
| munication           | USB inter- | 232                  | USB inter-   | USB inter-           | 232                  |              | USB or       |
| interface            | face       |                      | face         | face                 |                      |              | RS-232       |
| Cost estima-         | \$300      | Not specific         | Not specific | \$479                | Not specific         | 22,362       | Not specific |
| tion                 |            |                      |              |                      |                      |              |              |

Table 1: DMCA architecture in comparison in recent studies



Figure 2: Input and output signals from the digital Sallen-Key filter

- The shape of the output signal is strongly influenced by the coefficients aand k. As can be seen from Fig.2a, a larger a value results in a higher output pulse amplitude. On the other hand, as shown in Fig.2b, a larger k value will lengthen the rising edge of the input pulse, increase the pulse width, and decrease the pulse amplitude. In this study, a and k were chosen as 1.15 and 250, respectively, resulting in a cut-off frequency of 30 kHz.
- One of the most important factors affecting the quality of a digital gamma spectrometer is the algorithm that converts any exponential pulse with a large decay time constant from the CSP to a suitable form to extract the amplitude and reduce the pulse pile-up phenomena. Several DSP algorithms were considered for the DMCA's digital pulse shaping, including trapezoidal, Gaussian,
- <sup>120</sup> cups-like filter [18], moving window deconvolution [19], Fourier transform [20], and Mexican hat wavelet pulse [21]. Due to their outstanding characteristics, such as the best signal-to-noise ratios, and ballistic deficit reduction [18], trape-zoidal pulse filters are widely used in digital pulse processing systems for nuclear equipment. In this study, a trapezoidal pulse filter is utilized as an energy re-
- <sup>125</sup> construction filter. The theorem describing, and simulation of, a trapezoidal filter are described in [22], both based on the following transfer function in the z-transform domain (2):

$$F_{trapezoidal}(z) = (1 - \beta z^{-1}) \left(\frac{1 - z^{-R}}{1 - z^{-1}}\right) \left(\frac{1 - z^{-(R+M)}}{1 - z^{-1}}\right) \left(\frac{z^{-1}}{R}\right)$$
(2)

where  $\beta = e^{\frac{-\Delta t}{\tau_{preamp}}}$  is the pole-zero coefficient, with  $\Delta t$  indicating the sample interval of the flash ADC, and  $\tau_{preamp}$  representing the decay time constant of the CSP, and R and M are the duration of the rising edge and flat-top of the trapezoidal pulse, respectively.

130

The timing trigger generator, pulse baseline restorer, pile-up rejector, interface controller, and computer communications are controlled by the FPGA. The timing trigger generator transforms the exponential input signal into an appropriate signal shape to obtain the timing information of the pulse, thereby generating the control signal for extracting the pulse amplitude, base line determination, and pile-up inspection. The transfer function for the timing trigger generation in the z-transform domain, also called the CR-RC<sup>2</sup> filter, is described as follows:

$$F_{timingtrigger}(z) = \frac{z^{-1}(1-z^{-S})}{1-z^{-1}}(1-z^{-D})(1-z^{-D})$$
(3)

where S is window point in the moving average filter, and D is the differentiation parameter. Usually, the value of D is chosen to be equivalent to the rise time of the signal from the pre-amplifier. The timing trigger generator <sup>135</sup> converts an exponential pulse to a bipolar pulse with the a zero crossing time that does not depend on the pulse amplitude (similar to the Constant Fraction Discriminator module in a conventional analogue system). Before being transferred to the histogram memory, the amplitude extracted from the trapezoidal filter is subtracted from the baseline value, which is derived from the baseline <sup>140</sup> restorer module by averaging the input signal value when the radiation pulse nor present. The average number of baseline determinations is set to 16 for a low input count rate and 8 for a high input count rate in order to reduce the system's total dead time. The pulse pile-up detection is inspected at the end of the trapezoidal flat-top. The extracted pulse amplitude is considered valid if



<sup>145</sup> no signal from the timing trigger generator for another pulse occurs during this inspection. The timing diagram of these DSP modules is presented in Fig.3.

Figure 3: Timing diagram of the DSP modules implemented in FPGA

The gamma spectrum obtained via a scintillation detector for long-time measurement with an in-situ temperature is unstable, leading to photopeak shifting and spectrum distortion [23]. Recently, we proposed an advanced method for stabilizing the gamma spectra based on experimental data recorded under the controlled temperature conditions in the laboratory [24]. However, the stabilization algorithm was performed by the central control software with a correction interval of 10 minutes. In this study, we chose to implement the proposed algorithm in the FPGA as a digital gain compensation module. The temperature value is taken directly from an external temperature sensor (Model SHT30-SJ57, Sensirion Company, Switzerland [25]), and the pulse amplitude is corrected every 30 seconds during measurements. The histogram data is stored in the internal memory and then transferred to the PC using an FT245 Style Synchronous FIFO Interface with 40 MB/s data transfer rate. The transmission interval is
set to 1 second by default and can be reconfigured.

# 2.3. Acquisition and analysis software for the DMCA

A few previous studies have developed DMCA user interfaces, but most of the software was designed on the LabVIEW platform to act as virtual instruments (VIs) [2, 3]. In this study, a custom-made acquisition and analysis software is used for this prototype DMCA that features a friendly graphic user interface (GUI). This application uses the C# language and D2XX library [26] to ensure high-speed communication with the DMCA. The analysis modules includes peak searching, peak fitting, energy and efficiency calibration, and nuclide identification. Fig.4 shows the visual GUI of the application. The control buttons are located right on the main screen, and the observed count rate indi-

cator, timing information, and measurement mode are displayed. The left side of the screen shows the real-time measured spectra on a linear or logarithmic scale.

# 2.4. Performance evaluation of the DMCA

- Several benchmark tests with commercial PMT-based 3"×3" NaI(Tl) (model 12S12/3.VD.PA.HVG, ScintiTech Inc., USA [27]) using <sup>137</sup>Cs and <sup>60</sup>Co calibration sources are carried out. The prototype DMCA performance is compared with a commercial DMCA APG7300A (TechnoAP, Inc., Japan [11]). The radiation sources with different activity and source-to-detector distance are also varied to achieve input count rates from approximately from 1 kcps to 165 kcps. Because the APG7300A commercial DMCA processes Gaussian pulses
  - only, the signal from the pre-amplifier is passed through a CANBERRA Model 2022 Spectroscopy Amplifier (2022 S.A.) before being fed to this DMCA. The



Figure 4: The software's graphic user interface

signal from the CSP is transferred simultaneously to the prototype DMCA and

<sup>185</sup> 2022 S.A. via a signal splitter module, namely, an MT050 (ORTEC[28]). The shaping time for the 2022 S.A is set at  $1\mu$ s, and the peak detect configuration of the APG7300A MCA is done in "fast mode" with a fixed 250 ns of dead time to obtain a maximum throughput rate. The experimental set-up is shown in Fig.5.



Figure 5: Experimental set-up for benchmarking the prototype DMCA

# High-speed USB Interface TDI 2232H DC 5V AD9254 16 GPIO Header 256MB SDRAM 16 GPIO Header 256MB SDRAM 256MB SDRAM 260MB SDRAM 260MB SDRAM 260MB SDRAM 260MB SDRAM

# <sup>190</sup> 3. Results

Figure 6: Hardware layout of the prototype DMCA

Fig.6 shows the DMCA's complete hardware design. The key components are arranged on a  $75 \times 95 \text{ mm}^2$  PCB and the entire system weighs only 38.8 grams. For DSP implementation, only 5% of the logic elements and 25% of the memory of the MAX10 FPGA are used. This configuration can be extended with two detector inputs for timing, coincidence measurements, and so forth. This DMCA is compatible with several types of detectors with output signals ranging from ±1 Vpp to ±2 Vpp. For communication with external peripherals, such as TFT displays, keyboards, and sensors, an 18 GPIO-pin expand header is made. The DMCA can also communicate with computers or other microcontrollers



directly at high speed, and the channel number for the histogram is maintained

in a range from 256 to 16k by the control software.

Figure 7: (a) Differential and (b) integral nonlinearity of the DMCA

The integral and differential linearity of the DMCA is tested using the Gwinstek AFG3032 universal pulse generator[29]. Fig.7a and Fig.7b show the differential and integral nonlinearity of the DMCA, respectively. As can be seen, the channel positions have good linearity with the corresponding input signal amplitude. The integral and differential linearity of the DMCA are 0.13% and 1.20%, respectively (in the 90% dynamic range). This linearity is better than those of some previously developed DMCAs [1, 4] and is comparable with some commercial DMCAs [11, 12].

210

200

The rise and flat-top times of the trapezoidal shaping filter are optimized for

each type of detector via simulation in MATLAB/Simulink. Using the optimal values of the filter parameters, the DMCA developed in this study can effectively suppress the ballistic deficit and extend the throughput. The simulated output pulse shapes, 662 kev photopeak energy resolutions and dead times for different via time relevant of the Ein 8. In Ein 8. It can be seen that the short

215

pulse shapes, 662 kev photopeak energy resolutions and dead times for different rise time values are presented in Fig.8. In Fig.8a, it can be seen that too short of a rise time in the trapezoidal filter can lead to an incorrect pulse amplitude; for the input signal from the NaI(Tl) detector, this parameter should be chosen as  $1 \div 2 \mu$ s to improve the whole system's counting speed while maintaining the energy resolution, as shown in Fig.8b.



Figure 8: (a) Simulated output pulse shapes, (b) energy resolutions of the 662 keV photopeak, and dead times at an input rate of 20 kcps for various rise times  $\tau_R$  and flat-top times  $\tau_M$ for the NaI(Tl) scintillation detector.

- Fig.9 shows the throughput rate, dead time, FWHM (Full width at halfmaximum) of the 662 keV photopeak, and relative peak position of 662 keV photopeak as functions of the input count rate obtained for our prototype DMCA and APG7300A DMCA. Fig.9a indicates a linear correlation between the throughput rate and the input count rate for up to 50 kcps for both DMCAs.
- However, at a 100 kcps input count rate, the throughput rate for the APG7300A drops marginally, while the proposed DMCA's linearity remains acceptable. As can be seen in Fig.9b, the dead time of the developed DMCA system is significantly smaller than that of the APG7300A, especially at high counting rates.



Figure 9: Variations in (a) throughput rate, (b) dead time, (c) FWHM of the 662 keV photopeak, and (d) relative peak position of the 662 keV photopeak for the gamma spectrum measured with  $^{137}$ Cs at different input rates.

The dead time of our proposed DMCA is 7.03% at a input count rate of 100 kcps. The energy resolution and relative peak position of the 662 keV photopeak are dependent on the input count rate for both DMCAs, as shown in Fig.9c and Fig.9d, respectively. With a counting rate of less than 50 kcps, the energy resolution of our DMCA is generally steady. It increases slightly for 50 kcps and above. In contrast, the energy resolution of the APG7300A increases rapidly at a counting rate of 50 kcps or higher. This increase in energy resolution at high count rate is due to the simultaneous peak position shift to the lower region and photopeak distortion.

Fig.10 shows the gamma spectra obtained for our proposed systems and APG7300A DMCA using  $^{60}$ Co radioactive sources at counting rates of 18 kcps



Figure 10:  $^{60}$ Co gamma spectrum obtained for the proposed DMCA and APG7300A DMCA at counting rates of 18 kcps and 100 kcps. The energy calibration is performed 18kcps input count rate

- <sup>240</sup> and 100 kcps. The photopeak positions on the spectrum acquired by our system have shifted slightly, as shown in Fig.10a, and the energy resolution of 1332 keV photopeak has increased from 4.83% to 4.92%. Meanwhile, the spectrum obtained with the APG7300A has a stronger shift and energy resolution increases from 5.4% to 7.9%.
- The <sup>137</sup>Cs 662 keV photopeak locations and the corresponding temperature values are shown in Fig.11. The ambient temperature ranged from 19°C to 27°C during the test. In our previous work, our suggested method of stabilization was tested in real scenarios [24], but the algorithm was not yet integrated into the FPGA. However, in this work, the set of temperature correction coefficients has
- <sup>250</sup> been added to the DSP system as a digital gain compensation module. In other words, this DMCA could compensate for temperature variation peak shifts occurring in real-time. As seen in Fig.11, the photopeak position fluctuates by just 2 percent around the reference position, while the ambient temperature ranges from 19°C to 27°C. Therefore, this DMCA can be used on handheld devices
- <sup>255</sup> for environmental measurements, to provide stable spectra without calibration prior to measurement or using an external radioactive source attached to the detector surface.



Figure 11: Temperature variations and corresponding corrected positions of the <sup>137</sup>Cs photopeak during the test in the open environment. The solid blue line denotes mean value of the corrected peak positions while black dotted lines reflect 2% deviations from this mean value.

# 4. Conclusion

In this study, a compact, low-cost and flexible FPGA-based DMCA with compatible acquisition and analysis software was presented. The system performance was benchmarked with a 3"×3" NaI(Tl) scintillation detector and compared to a commercial DMCA system. Measurement results at various counting rates indicate that our proposed system can perform well at counting rates up to 100 kcps without much loss in spectral quality. Both pulse analysis and temperature compensation algorithms were successfully configured on the FPGA. Therefore, with an external temperature sensor, this system can act as a reliable stand-alone module for radiological and nuclear security, environmental monitoring, and portable applications, particularly when long-time measurements are needed. In addition, only small amounts of the FPGA's resources

were utilized in this work, indicating that this configuration can be extended for a low-cost and small multi-detector system.

# 5. Acknowledgment

This work has received support from the National Research Project under the Grant No. 40/2020/HD-DTDL.CN-CNC and the MICEE research project in KC.AT program under the Grant No. 2309/2019/HDKHCN.

# References

280

- H. Andrianiaina, H. Rongen, R. Andriambololona, G. Rambolamanana, J. B. Ratongasoandrazana, Multi-Input Multi-Channel Analyzer (MIMCA) using universal FPGA board (2015) 1-8arXiv:1503.02454, doi:10. 15680/IJIRSET.2015.0403088.
- [2] S. Darvish-Molla, K. Chin, W. V. Prestwich, S. H. Byun, Development of a compact and cost effective multi-input digital signal processing system, Nuclear Instruments and Methods in Physics Research, Section A: Accelerators, Spectrometers, Detectors and Associated Equipment 879 (November) (2018) 13–18. doi:10.1016/j.nima.2017.10.005.
- [3] A. Garcia-Duran, V. M. Hernandez-Davila, H. R. Vega-Carrillo, O. O. Ordaz-Garcia, I. Bravo-Muñoz, R. Solís-Robles, FPGA embedded multichannel analyzer, Applied Radiation and Isotopes 141 (July) (2018) 282– 287. doi:10.1016/j.apradiso.2018.07.017.
- <sup>290</sup> URL https://doi.org/10.1016/j.apradiso.2018.07.017
  - [4] D. H. N. Quy, P. N. Tuan, N. N. Dien, Design and Construction of a Digital Multichannel Analyzer for HPGe Detector Using Digital Signal Processing Technique, Journal of Analytical Sciences, Methods and Instrumentation 09 (02) (2019) 22–29. doi:10.4236/jasmi.2019.92003.
- [5] S. Saxena, A. I. Hawari, Investigation of FPGA-Based Real-Time Adaptive Digital Pulse Shaping for High-Count-Rate Applications, IEEE Transactions on Nuclear Science 64 (7) (2017) 1733–1738. doi:10.1109/TNS. 2017.2692219.

[6] G. Li, B. Wan, K. Li, Z. Chen, Y. Han, D. Yang, S. Zeng, Development of

300

- high-performance multichannel analyzer by using traditional pulse forming method and high-speed waveform sampling technology, Journal of Instrumentation 14 (5). doi:10.1088/1748-0221/14/05/T05003.
- [7] FlexRIO PXI FPGA, NATIONAL INSTRUMENTS CORP, 11500 N Mopac Expwy, Austin, TX 78759-3504, USA.
- [8] K. Sugihara, S. N. Nakamura, N. Chiga, Y. Fujii, H. Tamura, Development of the low-cost multi-channel analyzer system for γ-ray spectroscopy with a PC sound card, American Journal of Physics 81 (10) (2013) 792–797. doi:10.1119/1.4816264.
  - [9] M. M. Ibrahim, N. Yussup, L. Lombigit, N. A. A. Rahman, Z. Jaafar,

310

- Development of multichannel analyzer using sound card ADC for nuclear spectroscopy system, AIP Conference Proceedings 1584 (February 2015) (2014) 50–53. doi:10.1063/1.4866103.
- [10] A. Jana, S. K. Singh, A. Gupta, S. Das, K. Basu, S. Samanta, R. Raut, S. S. Ghugre, A. K. Sinha, Development of a zero-cost multichannel analyser based on digital signal processing for γ -ray spectroscopy using the PC sound card, Pramana Journal of Physics 94 (1). doi: 10.1007/s12043-019-1880-6. URL https://doi.org/10.1007/s12043-019-1880-6
  - [11] APG7300A, TechnoAP Co., Ltd., 2976-15, Mawatari, Hitachinaka-shi, Ibaraki, Japan, 312-0012.
  - [12] DSPEC jr 2.0, ORTEC, 801 South Illinois Avenue, Oak Ridge, Tennessee 37830 USA.
  - [13] Intel MAX10 10M50SAE144I7G, Intel Corporation, 2200 Mission College Blvd.Santa Clara, CA 95054-1549, USA.
- <sup>325</sup> [14] AD9254, Analog Device, Inc., One Analog Way, Wilmington, MA 01887, USA.

- [15] AS4C16M16SA, Alliance Memory, Inc 12815 NE 124th St, Suite D Kirkland, WA 98034, USA.
- [16] FT2232HL, Future Technology Devices International Limited, Unit 1, 2
   Seaward Place, Centurion Business Park, Glasgow, G41 1HH, United Kingdom.
  - [17] H.-Q. Zhang, B. Tang, H.-X. Wu, Z.-D. Li, Study of sallen-key digital filters in nuclear pulse signal processing, Nuclear Science and Techniques 30 (10) (2019) 1–8.
- <sup>335</sup> [18] M. Dey, M. Biswas, S. Ghosh, S. Chakraborty, Real time pulse processors for physics experiments-simulation and implementation, 2014. doi:10. 1109/ICSPCT.2014.6884941.
- [19] M. Dambacher, A. Zwerger, A. Fauler, C. Disch, U. Stöhlker, M. Fiederle, Development of the gamma-ray analysis digital filter multi-channel analyzer (GMCA), Nuclear Instruments and Methods in Physics Research, Section A: Accelerators, Spectrometers, Detectors and Associated Equip-

ment 652 (1) (2011) 445-449. doi:10.1016/j.nima.2011.02.020.

[20] A. Regadío, S. Sánchez-Prieto, M. Prieto, J. Tabero, Implementation of a real-time adaptive digital shaping for nuclear spectroscopy, Nuclear Instruments and Methods in Physics Research, Section A: Accelerators, Spectrometers, Detectors and Associated Equipment 735 (2014) 297–303. doi:10.1016/j.nima.2013.09.063.

345

- [21] Z. jian Qin, C. Chen, J. song Luo, X. hong Xie, L. quan Ge, Q. fan Wu, A pulse-shape discrimination method for improving Gamma-ray spectrometry based on a new digital shaping filter, Radiation Physics and Chemistry 145 (February) (2018) 193–201. doi:10.1016/j.radphyschem.2017.10.023.
- [22] V. T. Jordanov, G. F. Knoll, A. C. Huber, J. A. Pantazis, Digital techniques for real-time pulse shaping in radiation measurements, Nuclear Instruments

- and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment 353 (1) (1994) 261-264. doi:https: //doi.org/10.1016/0168-9002(94)91652-7.
  - [23] G. F. Knoll, Radiation detection and measurement, John Wiley & Sons, 2010.
- <sup>360</sup> [24] D. T. Hung, C. V. Hiep, P. D. Khang, N. X. Hai, N. N. Anh, D. A. Dinh, T. V. N. Hao, V. Pham, Gamma spetrum stabilization for environmental radiation monitoring stations using NaI(Tl) detector, Radiation Protection Dosimetrydoi:10.1093/rpd/ncaa011.
  - [25] SHT30-SJ57, Temperature and humidity sensor, Sensirion Company, Laubisruetistrasse 50, 8712 Staefa ZH, Switzerland.
  - [26] D2XXLibrary, Future Technology Devices International Limited, Unit 1,2 Seaward Place, Centurion Business Park, Glasgow, G41 1HH, United Kingdom.
  - [27] 12S8/3.VD.PA.HVG.001, "Scintillation Technologies", 1000 Mount Laurel Circle Shirley, MA 01464, USA.
  - [28] MT050, ORTEC, 801 South Illinois Avenue, Oak Ridge, Tennessee 37830 USA.
  - [29] AFG3032, Good Will Instrument Co., Ltd, No.7-1, Jhongsing Road., Tucheng Dist., New Taipei City 236, Taiwan.

355

365